

# **Analysis Report of Gate Driver Circuit for TFT-LCD**

Aman Saraf, Abhishek N. Tripathi, Dept. of Electronics & comm. BIST, Bhopal amansarafec@gmail.com, abhi.sanutripathi@gmail.com

#### Abstract

Gate driver circuit for TFT LCD can be designed by different technique such as standard five mask process designed on glass substrate using coupled clock logic, center offset technique, integrated five transistor & one capacitor approach with a silicon hydrogenated in multi phase clock mode, combination of a-Si:H process. This paper presents brief analysis of this application on the basis of following parameter by such as capacitor coupling effect, threshold voltage shift, and power consumption, life time of gate driver, floating row lines, driving speed & output stability.

Keywords: Threshold voltage shift, Power consumption, Stress effect, Fluctuation noise.

### I. Introduction

This paper defines the fundamentals of a gate driver circuit & also helps to estimate best technique for gate driver circuit for TFT-LCD. At the beginning of display technology for more than four decades CRT display has been used, the last two decades flat panel display (FPD) technologies could replace CRT display.

In late 1990 was a milestone year of display technology where TFT-LCD being popular. In the starting when LCDs were used in small sized display direct or passive matrix addressing method were using, as the size & resolution were increased the number of pixel also increased, due to this requirement new addressing technique were required. This requirement fulfill by adding a switch TFT at each pixel of the display matrix. In this technique first external voltage controls whether the switch is ON or OFF, the second voltage is used as a bias voltage which is store in capacitor. The storage capacitor provides voltage to the liquid crystal if it's parallel connected, this capacitor maintains required voltage across liquid crystal constantly during frame time. This type of addressing is called AMLCD. For manufacturing AMLCD gate driver different techniques are used such as

- 1. Glass substrate technique was used for design integrated TFT Gate driver with coupled clock logic which helps reduce the stress effect in to the pull down branches & fluctuation in output voltage also decreases.
- 2. Two major problem may affect the performance of conventional gate driver circuit one is output

- fluctuations (due to floating) by which row lines are float & second is capacitor coupling effect at pull up circuit. For solving these problems AC or DC biasing technique were used.
- 4. Stability of gate driver circuit & the threshold voltage shift Vth is another major issue during circuit operation. To overcome these problems center offset technique were used as a switching device in AMLCD.
- 5. The concept of SR latch gate driver circuit is used in AMLCD. This technique is based on a standard five mask process in this technique ten TFT's & two capacitor are used for composing pull up network by reducing the Vgs voltage of a pull down TFT, the proposed SR latch gate driver can prevent Vth shift.
- 6. Full scale pre-charge voltage is a new scheme which is used as an input; it shows the improvement in driving speed of the gate driver circuit.
- 7. For getting better performance novel low power gate driver circuit has been designed. In this gate driver circuit integrated approach of five mask process & a-Si:H with an Ac driving method being used. In this technology clock modification also applied which gives better result in comparison to all above mention technologies in the form of low temperature processing, low cost, better coverage across large substrate area. The vth shift decreases by using an ac driving method it gives benefit in the form of stabilize output waveform and prevents the row line from floating. It also reduces the power consumption by decreasing the switching time of clock signal.

# II. Technical summary

1) The conventional gate driver circuit suffers stress effect. To overcome this problem doubling the pull down branches in place of single pull down branch but it can't provide satisfactory improvement. Glass substrate technique has tried to suppress this problem by the anti fluctuating structure [8]. It helps to control the dual pull down structure with a reduced gate voltage on the pull down transistor & for controlling gate driver two phase clocks (coupled clock) is used.



In above scheme one of two pull down transistor is turned on alternatively after half time of clock signal for full fill the low output voltage of gate driver. Further improving the stress effect of transistor two another technique being adopted one is reducing turn on time & second is decreasing the control voltage but the area of circuit is increased and circuit becomes complex.

According to the result by using additional pull down transistor is helpful for low stress effect due to turn on time is reduced also suppress fluctuation noise at output node & output voltage reaches up to 15v but the life time of gate driver is less in comparison to previous work .

2) Capacitor coupling and defect creation may affect the performance of gate driver circuit in form of output fluctuation, which directly affect image quality. To overcome this problem DC biasing applies on pull down TFT. It eliminates floating row lines but introduces noise. Life time of gate driver is also reduced. To improving this problem AC driving method is used. In this method  $V_{th}$  shift can be minimized by controlling duty ratio (33.3% approximately) of gate bias stress [1], High voltage swing ( $V_{sw}$ ) of clock signals is a major factor which will reduce lifetime of a-Si:H TFTs. so using Ac driving method output is stabilized against noise by modulating bias stress on pull down TFTs and give moderate  $V_{th}$  shift after long operating time at 100<sup>o</sup>c.

3) Center offset technique focused on life time of a gate driver which depends on threshold voltage shift [1]. To improve stability of gate driver pull down TFTs should be stable because they protect floating row lines and bootstrapping node when output is in off state. In this technique pull down transistor operates alternately with 50% duty cycle i.e. when clock 1 goes high, output node charge through high input signal. During clock 2 voltage of output node boosted up due to capacitive coupling [10]. Therefore output signal is generated without change in V<sub>th</sub> of pull up transistor after generating output voltage and output node is discharge through simultaneous pull down network when reset signal is applied, Due to above phenomenon center offset TFTs are used only in pull down network as a shift register to improve life time of driver circuit. Measurement result shows that output of pull-down transistor remain stable for  $3 \times 10^8$ s & V<sub>th</sub> shift of center offset TFTs is 35% smaller than that previous one.

4) Speed of gate driver circuit is one of the challenging task to overcome this problem bootstrapping method is proposed in which high gate to source voltage applied during pull up period due to this gate pulse time is much reduce so that conventional gate driver circuit does not achieve high speed requirement, for achieving high speed full scale pre charge voltage is better technique for gate driver circuit [8]. In this technique a diode is connected with conventional circuit. Proposed gate driver circuit consists of pull up network, pull down network and low level holding network. Those network made by 7 TFTs and two capacitors with two clock signals. Results verify improvement in driving speed of proposed circuit in comparison to conventional circuit.

5) Shift register is a basic building block of gate driver circuit. It is designed by SR latch by using standard five mask process [9]. In this approach two capacitor and ten transistors are used. Here the important issues are reduction in  $V_{th}$  shift [1], improvement in circuit operating stability. Those improvements are possible by adopting some major key points given below:

- i. By applying reduced duty ratio of clock signal [9].
- ii. By accelerating output node voltage at operating stage and it is being stabilized through  $V_{ss}$  at the end operation.
- Layout dimensions are reduced by minimizing the size of pull down TFTs subsequently.

If the proposed circuit uses ac driving structure which help to increase lifetime and prevents floating of row line. For achieving above described feature, clock signals are used and resultantly the pull down TFTs gets turn on. These TFTs discharge row lines. As far as above technique is concern circuit remains stable for more than 240 hours at high temperature ( $100^{0}$ C).

6) A novel low power gate driver circuit is used integration of above techniques and fabricated on glass by using a-Si:H with standard five mask process. The proposed gate driver circuit shows remarkable performance improvement in comparison to all above mentioned gate driver circuit in terms of output stability, uniform coverage area along large substrate, low  $V_{th}$  shift, low power consumption, high temperature performance during long operating time, and low fabrication cost.

Proposed gate driver circuit used an Ac driving method with 25% duty ratio which controls threshold voltage & also prevents row line from floating. Driving clock signal keeps pull down TFT's separately & continuously turn on which provide stabilize output for gate driver circuit. Proposed gate driver circuit use low frequency (~0.25) i.e. switching time of clock signal is less in comparison to previous work by which power consumption of proposed gate driver circuit is reduced.

International Journal of Scientific Engineering and Technology Volume No.2, Issue No.12, pp : 1183-1186



Fig1 (a) Schematic diagram



# Fig1 (b) Timing diagram

Fig.1 (a) illustrated proposed gate driver circuit & Fig.1 (b) Shows timing diagram. It use three clocks one driving clock, two extended clock which shows clock modification. For applying reversed bias stress mechanism it use one pull up network, one key pull down network & two alternative pull down network. As shows in fig.1 high input signal apply at outn-1 when clk1 is in low state & Qn node become high, in the next stage clk1 switches from low to high & Qn node is boosted up due to capacitive gate source coupling[10] at this time out n becomes high through pull up transistor for row lines. In the next stage Qn & Outn node discharge through pull down TFTs and outn+1 becomes high. Hence results are verify that proposed gate driver circuit better than other gate driver circuit because it's stably operate for 360h at high temperature and power consumption also reduced via clock modification, using reversed bias stress.

| Design         | Reference     | Reference  | Reference  |
|----------------|---------------|------------|------------|
| Parameter      | paper [6]     | paper [9]  | paper [10] |
|                |               |            |            |
| Voltage        | 40v(-10v~30v) | 38.4v      | 39.2v      |
| swing of gate  | to 10v (-     |            |            |
| driver circuit | 10v~0v)       |            |            |
|                |               |            |            |
| Lifetime       | 10minutes     | >10 days   | >15 days   |
|                |               |            |            |
| Test           | $100^{0}C$    | $100^{0}C$ | $120^{0}C$ |
| Temperature    |               |            |            |
|                |               |            |            |

Table1.

# III. Conclusion

This paper presents brief study on working of Gate Driver Circuit for TFT-LCD and it gives different techniques for future research scholar to choose good technique as per his/her requirement. But the novel low power gate driver circuit using a-Si:H is a better technique in respect of power consumption, threshold voltage shift & stable output during long operation.

### IV. Acknowledgement

The author would like to thank Mr. Abhishek M. Tripathi Asistant professor (EC) of Bansal Institute of Science & Technology Bhopal. I also thankful Mr. K.K. Nayak HOD (EC). The blessing of God teachers & my friends is the main cause behind the successful completion of this paper. I wish to acknowledge great moral support given by management of Bansal Institute of Science & Technology Bhopal

#### References

- i. Karim S. Karim, Arokia Nathan, Michael Hack, and William I. Milne, "Drain-Bias Dependence of Threshold Voltage Stability of Amorphous Silicon TFTs" in IEEE Electron Device Letter, Vol. 25, No. 4, April 2004.
- ii. S. Y. Yoon, Y. H. Jang, B. K., M. D. Chung, N. W. Cho, C. D. Kim and I. J. Chaung, "Highly Stable Integrated Gate Driver Circuit using a-Si TFT with Dual Pull-down Structure" SID2005, Digest172L, pp348, 2005.
- iii. Y. H. Jang, S. Y. Yoon, B. Kim, M. Chun, H. N. Cho, S. C. Choi, K. S. Park, T. Moon, C. D. Kim, "A-Si TFT Integrated Gate Driver with Ac-driven single pull-down structure" in proc. SID 2006, pp.208-211.
- iv. J.H. Koo, J.W. Choi, Y. S. Kim, M. H. Kang, S. H. Kim, S. W. Lee, "Hydrogenated amorphous silicon gate driver made of thin-film transistor" J. Korean phys. Soc., vol. 50, no. 4, Apr 2007.



- Nan Xiong Huang, Miin Shyue Shiau, Hong-chong Wu, "Reduced Stress and Fluctuation for the Integrated a-Si TFT Gate Driver on the LCD" in international journal of microelectronics and computer science, vol. 1, No 3, 2010IEEE.
- vi. Min- Chin Chuang, Chun-Da Tu, Kuan-Wen Chou, "Design of Reliable a-Si:H Gate Driver Circuit with High Immunity against the Vth Shift of TFT and Output Fluctuations" in National Cheng Kung University, 978-1-4244-5369-6/10/ in 2010IEEE.
- vii. Jae Won Choi, Jae Ik Kim, Se Hwan Kim, "Highly Reliable Amorphous Silicon Gate Driver Using Stable Center-Offset Thin-Film Transistors" in IEEE transaction on Electron Devices, VOL.57 No 9, September 2010.

- viii. Congwei Liao, Longyan Wang, Changde He, Yinan Liang, "A Fast Integrated a-Si Gate Driver" in 978-1-4244-5798-4/10/in 2010IEEE.
- ix. Chih-Lung Lin, Chun-Da Tu, Min-Chin Chuang, and Jian-Shen Yu, "Design of Bidirectional and Highly Stable Integrated Hydrogenated Amorphous Silicon Gate Driver Circuits" in journal of display technology, Vol.7, No 1, January 2011.
- x. Chih-Lung Lin, member, IEEE, Chun-Da Tu, Chia-En Wu, Chia-Che Hung, "Low Power Gate Driver Circuit for TFT-LCD" in IEEE Transaction on Electron Device, Vol. 59, No. 5, May 2012.